### UNIVERSITY OF VICTORIA EXAMINATIONS DECEMBER 2001

C SC 230 Computer Architecture and Assembly Language

| NAME (print)                             | REG NO.           |
|------------------------------------------|-------------------|
| SIGNATURE                                | DURATION: 3 hours |
| INSTRUCTOR D. MICHAEL MILLER             |                   |
| TO BE ANSWERED ON THIS EXAMINATION PAPER | <b>S.</b>         |
|                                          |                   |

STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR.

THIS EXAMINATION HAS **TEN** PAGES PLUS THIS COVER PAGE.

ATTEMPT EVERY QUESTION. ANSWER IN THE SPACES PROVIDED (YOU DO NOT NECESSARILY HAVE TO USE ALL LINES PROVIDED AND MAY USE OTHER AREAS ON THE **FRONTS** OF THE PAGES IF NECESSARY). USE THE BACKS OF THE PAGES FOR ROUGH WORK.

THIS IS A CLOSED BOOK EXAMINATION. <u>NO COURSE NOTES, BOOKS OR CALCULATORS, ARE PERMITTED.</u>

YOU **ARE** PERMITTED TO USE THE INFORMATION SHEETS DISTRIBUTED WITH THE EXAM.

| QUESTION | MAX.<br>MARK | STUDENT'S<br>MARK |
|----------|--------------|-------------------|
| 1        | 20           |                   |
| 2        | 5            |                   |
| 3        | 10           |                   |
| 4        | 8            |                   |
| 5        | 5            |                   |
| 6        | 10           |                   |
| 7        | 22           |                   |
| 8        | 20           |                   |
| TOTAL    | 100          |                   |

1. (20 marks) Indicate whether each of the following statements is true or false by circling the appropriate response. **MARKING:** +1 for a correct answer, -0.5 for an incorrect answer, 0 if neither True of False is circled.

| The 8-bit two's complement representation of $-15_{10}$ is $11110000_2$ .                                        | True | False |
|------------------------------------------------------------------------------------------------------------------|------|-------|
| Two's complement representation has different representations for +0 and -0.                                     | True | False |
| In two's complement addition, overflow can only occur when adding two positive or two negative numbers.          | True | False |
| The stored exponent for the IEEE single precision floating point representations for 17.125 is 130 (in decimal). | True | False |
| Single bit parity allows for the detection and correction of only single bit errors.                             | True | False |
| An arithmetic shift always preserves the sign of the 2's complement value being shifted.                         | True | False |
| BCD arithmetic requires a decimal adjust instruction (DAA) to be executed after each addition.                   | True | False |
| On the 6811, the external address and data buses are synchronous.                                                | True | False |
| A processor must have a stack pointer register in order to support a jump to subroutine instruction.             | True | False |
| Subroutine parameters can not be used if the program code is in ROM.                                             | True | False |
| Unless explicitly forbidden by the user program, nested maskable interrupts are allowed on the 6811.             | True | False |
| Extended addressing on the 6811 means the address can exceed 16 bits in width.                                   | True | False |
| The data bus to main memory must have the same number of bits as the word size.                                  | True | False |
| On the 6811, on-processor memory can share addresses with off processor IO devices.                              | True | False |
| Polling should never be used if an interrupt can be used instead.                                                | True | False |
| The 6811 is a RISC design.                                                                                       | True | False |
| The PENTIUM is a CISC design.                                                                                    | True | False |
| The PowerPC uses a stack to implement subroutine calls.                                                          | True | False |
| The PowerPC and the PENTIUM both support out of order instruction execution.                                     | True | False |
| The PENTIUM II uses SIMD instructions to implement MMX.                                                          | True | False |
|                                                                                                                  |      | -     |

| 2. |     | narks) The 6811 instruction STA 10, Y requires five machine cycles. Briefly lain what is done on each of those cycles:                                           |
|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | _   | i)                                                                                                                                                               |
|    |     | ii)                                                                                                                                                              |
|    |     | iii)                                                                                                                                                             |
|    |     | iv)                                                                                                                                                              |
|    |     | v)                                                                                                                                                               |
| 3. | Ans | swer each of the following in the space provided:                                                                                                                |
|    | (a) | (2 marks) What is the functional difference between the RTS and RTI instructions on the 6811 processor?                                                          |
|    |     |                                                                                                                                                                  |
|    |     |                                                                                                                                                                  |
|    | (b) | (5 marks) Number the following steps from 1 to 5 in the order they are performed in processing an interrupt on the 6811 using the interrupt jump table technique |
|    |     | load the PC with the value from the appropriate interrupt vector                                                                                                 |
|    |     | recognize the interrupt event and set the event flag                                                                                                             |
|    |     | push the processor registers onto the stack                                                                                                                      |
|    |     | execute the first instruction of the interrupt handling routine                                                                                                  |
|    |     | execute the appropriate jump instruction in the jump table                                                                                                       |
|    | (c) | (3 marks) Explain how a compiler helps with branch prediction on the PowerPC.                                                                                    |
|    |     |                                                                                                                                                                  |
|    |     |                                                                                                                                                                  |

|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      | -     |           |       | • • • •                    |                                                                                                                |                                                                                     |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------|----------------------|-------|-----------|-------|----------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------|
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
| (b) (2                                                                                                                                                                                | marks                                                                                                                                | ) W                                                            | hy (                        | loes                 | зар   | ipel      | ine l | nelp improv                | e instruc                                                                                                      | tion througl                                                                        | hput on a     |
| proces                                                                                                                                                                                |                                                                                                                                      | ,                                                              | ,                           |                      | 1     | •         |       |                            |                                                                                                                | J                                                                                   | •             |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
| (c) (2                                                                                                                                                                                | marks                                                                                                                                | ) W                                                            | hat                         | doe                  | s it  | mea       | n to  | sav a proce                | essor is sa                                                                                                    | uperscalar?                                                                         |               |
| (0) (2                                                                                                                                                                                | marks                                                                                                                                | <i>)</i> **                                                    | mai                         | uoc                  | 5 II  | шса       | ши    | say a proce                | 2201 12 21                                                                                                     | iperscuiur:                                                                         |               |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                | •                                                                                   |               |
| _                                                                                                                                                                                     |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     |               |
|                                                                                                                                                                                       |                                                                                                                                      |                                                                |                             |                      |       |           |       |                            |                                                                                                                |                                                                                     | - w.v.        |
|                                                                                                                                                                                       | 1 \ 0                                                                                                                                | ٠,                                                             |                             | 41                   | C 1   | 11        |       |                            | - (011                                                                                                         |                                                                                     |               |
|                                                                                                                                                                                       | * ( a                                                                                                                                | Cons                                                           | sidei                       | r the                | e tol | llow      | ing s | segment of                 | a 6811 pi                                                                                                      | rogram                                                                              |               |
| (5 ma                                                                                                                                                                                 | uks) (                                                                                                                               | <b>-</b>                                                       |                             |                      |       |           | -     |                            | F                                                                                                              | -                                                                                   |               |
| -                                                                                                                                                                                     | M 01.0                                                                                                                               |                                                                |                             |                      |       |           | _     | 1 21:40                    | _                                                                                                              | -                                                                                   |               |
| AS111                                                                                                                                                                                 | M 01.0                                                                                                                               |                                                                |                             |                      |       |           | _     | 1 21:40                    | test.ls                                                                                                        | t                                                                                   |               |
| AS111                                                                                                                                                                                 | M 01.0                                                                                                                               |                                                                |                             |                      |       |           | _     | _                          | test.ls<br>EQU                                                                                                 | t<br>\$DFFF                                                                         |               |
| AS111<br>0001<br>0002                                                                                                                                                                 | dfff<br>d000                                                                                                                         | )5                                                             | Thu                         | ı No                 | ov 2  | 29,       | 200   | 1 21:40<br>SBASE           | test.ls<br>EQU<br>ORG                                                                                          | \$DFFF<br>\$D000                                                                    | OTTED II      |
| AS111<br>0001<br>0002                                                                                                                                                                 | M 01.0                                                                                                                               | )5<br>48                                                       | Thu                         | 1 No                 | ov 2  | 29,<br>59 | 200   | 1 21:40                    | test.ls<br>EQU                                                                                                 | t<br>\$DFFF                                                                         | OTTER"        |
| AS111<br>0001<br>0002<br>0003                                                                                                                                                         | dfff<br>d000                                                                                                                         | 48<br>50                                                       | Thu                         | 1 No                 | ov 2  | 29,       | 200   | 1 21:40<br>SBASE           | test.ls<br>EQU<br>ORG                                                                                          | \$DFFF<br>\$D000<br>"HARRY P                                                        |               |
| AS111<br>0001<br>0002<br>0003                                                                                                                                                         | dfff<br>d000<br>d000                                                                                                                 | 48<br>50                                                       | Thu                         | 1 No                 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE           | test.ls<br>EQU<br>ORG<br>FCC                                                                                   | \$DFFF<br>\$D000                                                                    | Address Conte |
| AS111<br>0001<br>0002<br>0003<br>0004<br>0005                                                                                                                                         | dfff<br>d000<br>d000<br>d00c                                                                                                         | 48<br>50                                                       | Thu                         | 1 No                 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | test.ls EQU ORG FCC                                                                                            | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00                                               |               |
| AS111<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006                                                                                                                                 | dfff<br>d000<br>d000<br>d00c<br>d00d                                                                                                 | 48<br>50<br>00                                                 | Thu<br>41<br>4f             | 52<br>54             | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB                                                                                | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00                                               | Address Conte |
| AS111<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008                                                                                                                 | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000                                                                                 | 48<br>50<br>00<br>8e<br>ce                                     | Thu<br>41<br>4f             | 52<br>54<br>ff       | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX                                                           | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000                               | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009                                                                                                         | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003                                                                         | 48<br>50<br>00<br>8e<br>ce<br>3c                               | Thu<br>41<br>4f<br>df<br>d0 | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS                                                                  | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE          | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010                                                                                                 | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006                                                                 | 48<br>50<br>00<br>8e<br>ce<br>3c                               | Thu<br>41<br>4f<br>df<br>d0 | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX                                            | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE                     | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011                                                                                         | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007                                                         | 48<br>50<br>00<br>8e<br>ce<br>3c                               | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX                                    | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012                                                                                 | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b                                         | 48<br>50<br>00<br>8e<br>ce<br>3c<br>cc<br>bd                   | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>JSR                             | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE          | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013                                                                         | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00e                                 | 48<br>50<br>00<br>8e<br>ce<br>3c<br>bd<br>31                   | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>JSR<br>INS                      | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013<br>0014                                                                 | dfff<br>d000<br>d000<br>d000<br>c000<br>c000<br>c000<br>c007<br>c00a<br>c00b<br>c00e                                                 | 48<br>50<br>00<br>8e<br>ce<br>3c<br>bd<br>31                   | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>LDX<br>PSHX<br>JSR<br>INS       | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013<br>0014<br>0015                                                         | dfff<br>d000<br>d000<br>d000<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00e<br>c00f                                 | 48<br>50<br>00<br>8e<br>ce<br>3c<br>bd<br>31<br>31             | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU ORG FCC FCB RMB ORG LDS LDX PSHX LDX PSHX LDX INS INS INS                                                  | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016                                                         | dfff<br>d000<br>d000<br>d000<br>c000<br>c000<br>c000<br>c007<br>c00a<br>c00b<br>c00e                                                 | 48<br>50<br>00<br>8e<br>ce<br>3c<br>bd<br>31<br>31<br>31       | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>LDX<br>PSHX<br>JSR<br>INS       | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016                                                 | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00f<br>c010<br>c011                 | 31<br>31<br>31                                                 | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU ORG FCC FCB RMB ORG LDS LDX PSHX LDX PSHX LDX INS INS INS INS                                              | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016<br>0017<br>0018                                         | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00f<br>c010<br>c011                 | 48<br>50<br>00<br>8e<br>ce<br>3c<br>bd<br>31<br>31<br>31<br>cf | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40<br>SBASE<br>SOURCE | EQU ORG FCC FCB RMB ORG LDS LDX PSHX LDX PSHX LDX INS INS INS INS                                              | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016<br>0017<br>0018<br>0019<br>0020                         | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00f<br>c011<br>c012                 | 31<br>31<br>31<br>31<br>37                                     | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40 SBASE SOURCE DEST  | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>INS<br>INS<br>INS<br>INS        | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016<br>0017<br>0018<br>0019<br>0020<br>0021         | dfff<br>d000<br>d000<br>d000<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00f<br>c011<br>c012<br>c013<br>c014<br>c015 | 36<br>37<br>30<br>30<br>31<br>31<br>31<br>31<br>31<br>31       | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40 SBASE SOURCE DEST  | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>INS<br>INS<br>INS<br>INS<br>INS | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |
| AS11I<br>0001<br>0002<br>0003<br>0004<br>0005<br>0006<br>0007<br>0008<br>0009<br>0010<br>0011<br>0012<br>0013<br>0014<br>0015<br>0016<br>0017<br>0018<br>0019<br>0020<br>0021<br>0022 | dfff<br>d000<br>d000<br>d000<br>d00d<br>c000<br>c000<br>c003<br>c006<br>c007<br>c00a<br>c00b<br>c00f<br>c011<br>c012                 | 36<br>31<br>31<br>31<br>31<br>31<br>31<br>31<br>31             | 41<br>4f<br>df<br>d0        | 52<br>54<br>ff<br>00 | ov 2  | 29,<br>59 | 200   | 1 21:40 SBASE SOURCE DEST  | EQU<br>ORG<br>FCC<br>FCB<br>RMB<br>ORG<br>LDS<br>LDX<br>PSHX<br>LDX<br>PSHX<br>INS<br>INS<br>INS<br>INS        | \$DFFF<br>\$D000<br>"HARRY PO<br>\$00<br>80<br>\$C000<br>#SBASE<br>#SOURCE<br>#DEST | Address Conte |

6. (10 marks) You are to write a 6811 assembly language function called POWER2 that accepts a byte as one parameter on the stack that is a value from 0 to 15 (you do not have to check that the value is in range). Your function should return with ACCD equal to 2<sup>v</sup> where v is the value of the parameter provided. Your function should return with IX and IY unaltered. *Include comments to explain what your code is doing.* 

For example, the function call

LDAA #7 PSHA JSR POWER2

would return with decimal 128 in ACCD i.e. 0000000010000000<sub>2</sub>. The call

LDAA #0 PSHA JSR POWER2

| would return with 1 in ACCD.            | You may not need all the space provided. |
|-----------------------------------------|------------------------------------------|
| POWER2                                  |                                          |
|                                         |                                          |
| ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                          |
|                                         |                                          |
|                                         |                                          |
|                                         |                                          |
| ······································  |                                          |
|                                         |                                          |
|                                         |                                          |
| ·                                       |                                          |
|                                         |                                          |
|                                         |                                          |
|                                         |                                          |
| <u></u>                                 |                                          |
|                                         |                                          |
| · ···                                   |                                          |
|                                         |                                          |

7. (22 marks) You may answer this question using C or 6811 assembly language. If you use C, you may include the "hc11.h" file listed on the handout. Assume the processor has a 2MHZ clock.

You are to write a <u>complete</u> program that controls the alignment of an external device interfaced to a 6811. The device constantly reports its position by providing a signed 8-bit number as input on Port E. A negative value means the device is positioned too far left, a positive number means it is positioned too far right. A value of 0 means the device is aligned.

Your program moves the device by writing a signed 8-bit number to Port B. A negative value moves the device to the left, a positive value moves the device to the right, and a 0 means don't move the device. (See the picture below.)

Your program is to read the value from Port E, and send half (integer division) the magnitude of the value read as the output control value on Port B. Make sure you set the correct sign for the output value – that is make sure if the device is too far left you are moving it to the right and *vice versa*. Your program should sample Port E <u>about</u> every second. <u>Use TCNT overflow and polling for timing.</u>



(continue on next page)

| (question 7 continued) |                                         |              |                                       |                                       |               |
|------------------------|-----------------------------------------|--------------|---------------------------------------|---------------------------------------|---------------|
|                        |                                         |              |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         | - ,          |                                       | <del></del> -                         |               |
|                        |                                         |              |                                       |                                       |               |
|                        | <del></del>                             |              |                                       |                                       |               |
|                        |                                         |              | <del></del>                           |                                       |               |
|                        |                                         |              |                                       | · · · · · · · · · · · · · · · · · · · |               |
|                        |                                         |              | · ·                                   |                                       |               |
|                        |                                         |              | ··· · · · · · · · · · · · · · · · · · |                                       |               |
|                        |                                         |              |                                       |                                       | _             |
|                        |                                         |              |                                       |                                       |               |
|                        | <del> </del>                            |              |                                       |                                       | ,-·           |
|                        | *************************************** |              | <del></del>                           |                                       |               |
|                        |                                         |              |                                       |                                       | -             |
|                        | . <del>.</del> .                        |              |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |
|                        | <del> v</del>                           | <del></del>  |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         | <del>.</del> | -·                                    | <del></del>                           |               |
|                        | <del></del>                             |              |                                       |                                       | <del></del> - |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         |              |                                       | ,                                     |               |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         | <u>.</u>     |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |
|                        |                                         |              |                                       |                                       |               |

8. (20 marks) ATTEMPT EITHER 8A or 8B BUT NOT BOTH. 8B is on page 9. INDICATE WHICH ANSWER IS TO BE MARKED BY CIRCLING: 8A 8B

8A: Complete the following stop watch program so it behaves as described. Note it is not the same as those you did for the assignments or the project. The routines ZERO and NDISPLAY are not shown for brevity. You do <u>not</u> have to write them. <u>Assume</u> the processor has a 4MHz clock.

```
This is a stop watch program that times in 1/100's of a second.
 The watch is in one of three states:
      state 0 stopped with the time at 0 (initial state)
      state 1 running
      state 2 stopped with the time held at the time it was stopped
; The watch starts in state 0. A rising edge on IC2 takes the watch
; to the next state in order 0 -> 1 -> 2 -> 0 etc. So the first IC2
; event starts the watch. A second one stops it, and a third one
 resets it to 0.
; OC2 interrupts are used for timing.
SBASE
         EQU
               $01FF
REGBASE EQU
               $1000
TCNT
         EQU
               $0E
TIC2
         EQU
               $12
         EQU
TOC2
               $18
TCTL2
         EQU
               $21
TMSK1
         EQU
               $22
TMSK2
         EQU
               $24
TFLG1
         EQU
               $23
IC2
         EQU
               $02
OC2
         EQU
               $40
; Timing control so watch counts in hundredths of a second
SLICE
         EQU
TIMECNT
        EQU
; Global variables
COUNT
         RMB 1
                     / OC2 INTERRUPT COUNT
TIME
         RMB
               2
                     / TIME IN 0.01 SECS
STATE
         RMB
                     / WATCH STATE
; Interrupt jump table entries
         ORG
               $C000
START
         LDS
               #SBASE
         LDX
               #REGBASE
         CLR
               STATE
                         / WATCH IS INIT STOPPED
         JSR
               ZERO
                         / AND ZEROED
         LDAA
                         / SET IC2 EDGE TYPE TO RISING
         STAA
(continued on next page)
```

| (question 6 | continue          | rd)                                   |                                         |                                                                            |
|-------------|-------------------|---------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|
|             | LDAA<br>STAA      | /                                     | ENABLE IC2                              | INTERRUPTS                                                                 |
|             |                   | /                                     | ENABLE INTE                             | RRUPTS                                                                     |
| LOOP        | LDY<br>PSHY       | TIME /                                | DISPLAY TIM                             | 3                                                                          |
|             | JSR<br>INS<br>INS | NDISPLAY                              |                                         |                                                                            |
|             | BRA               | LOOP                                  |                                         |                                                                            |
|             |                   |                                       | ======================================= |                                                                            |
| ; IC2 IN    |                   |                                       |                                         |                                                                            |
| IC2         | LDX               | #REGBASE                              | / 07.77                                 |                                                                            |
|             | LDAA<br>STAA      |                                       | / CLEAR IC2                             | EVENT FLAG                                                                 |
|             | INC               | STATE                                 | / ADVANCE S'                            | TATE                                                                       |
|             |                   | STATE                                 | •                                       |                                                                            |
|             | CMPA              |                                       |                                         |                                                                            |
|             | BEQ<br>CMPA       |                                       |                                         |                                                                            |
|             | BEQ               | IC22                                  |                                         |                                                                            |
|             | CLR               | STATE                                 | / -> STATE (                            | O SO CLEAR TIMER                                                           |
|             | JSR               | ZERO                                  |                                         |                                                                            |
| IC21        | RTI<br>LDD        |                                       | / -> STATE :                            | 1 SO SET TOC2                                                              |
|             | ADDD<br>STD       | TOC2,X                                |                                         |                                                                            |
|             | BSET<br>CLR       | COUNT                                 | / ENABLE OC                             | 2 INTERRUPT                                                                |
| IC22        | RTI<br>BCLR       |                                       | /                                       |                                                                            |
| 1022        | RTI               |                                       | / -> STATE 2                            | 2 SO DISABLE OC2 INTERRUPT                                                 |
| ; apart.    | It t              | akes TIMECNT                          | slices to ma                            | ots spaced SLICE cycles<br>ake 1/100 of a second.<br>ables COUNT and TIME. |
| OC2         |                   |                                       |                                         | continue below if needed                                                   |
|             | <del></del>       |                                       |                                         |                                                                            |
|             |                   |                                       |                                         |                                                                            |
|             | -                 |                                       |                                         |                                                                            |
|             | <del></del>       |                                       |                                         |                                                                            |
|             |                   | <del></del>                           |                                         |                                                                            |
|             |                   | · · · · · · · · · · · · · · · · · · · |                                         | <u> </u>                                                                   |
|             |                   |                                       |                                         |                                                                            |
|             |                   |                                       |                                         |                                                                            |
|             |                   |                                       |                                         |                                                                            |
|             |                   |                                       |                                         | · · · · · · · · · · · · · · · · · · ·                                      |

8B (Note you are to answer 8A or 8B but not both.) You may answer this question using C or 6811 assembly language. If you use C, you may include the "hc11.h" file listed on the handout. Assume the processor has a 1MHZ clock.

Write a complete C or 6811 assembly language program that behaves as follows:

- (a) After appropriate initialization, a **RISING** edge on input capture pin 1 (IC1), detected by an interrupt, causes the program to produce a 440 HZ. square wave on bit 6 of Port A.
- (b) A **FALLING** edge on IC1 stops the production of the square wave as quickly as possible i.e. the program does not wait to complete the current cycle.

A 440 HZ square wave is a repeating signal for which each cycle consists of high for 2,273 usec. and then low for 2,273 usec. as shown below:

|               | 2,273 2,273 usec usec                          |
|---------------|------------------------------------------------|
| <u>Includ</u> | e comments to explain what your code is doing. |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |
|               |                                                |

| ember Examinations 2001 | C SC 230 F01 | Page |
|-------------------------|--------------|------|
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         | <del></del>  |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
| - <u>-</u>              |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
| W. J.                   |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |
|                         |              |      |

\*\*\* End of Examination \*\*\*

Happy Holidays

# M6811 INSTRUCTION SET

## Registers:

significant byte. IX and IY are unsigned 16 bit index registers. S is an unsigned 16-bit A and B are 8-bit accumulators, D is the concatenation of A and B with A the most stack pointer, PC is an unsigned 16-bit program counter. CCR is the condition code register with flags SXHINZVC with C the least significant bit.

# Addressing Modes:

| Immediate: | IMM | IMM data value is included in the instruction      |
|------------|-----|----------------------------------------------------|
| Direct     | DIR | operand is the page 0 address of the data value    |
| Extended   | EXT | operand is the 16-bit address of the data value    |
| Indexed    | QZI | operand is an 8-bit unsigned offset which is       |
|            |     | added to the value from IX or IY to determine      |
|            |     | the address of the data value                      |
| Inherent   | INH | opcode specifies registers                         |
| Relative   | REL | destination of the branch is specified relative to |
|            |     | the address in the PC                              |

## Instructions:

addressing modes and the flags affected for the group. The addressing modes are in The instructions are shown in groups with each group preceded by the allowed italics. The flags affected are underlined none means no flags are affected... Load: IMM, DIR, EXT, IND NZV=0 LDAA, LDAB, LDD, LDS, LDX, LDY

Store: DIR, EXT, IND NZV=0 STAA, STAB, STD, STS, STX, STY

Transfer: INH NZ TAB, TBA INH none TSX, TXS, TSY, TYS

Exchange: INH none XGDX, XGDY

Stack: INH none DES, INS, PSHA, PSHB, PSHX, PSHY, PULA, PULB, PULX, PULY

Arithmetic: INH HNZVC ABA IMM, DIR, EXT, IND HNZVC ADDA, ADDB, ADCA, ADCB

INH none ABX, ABY, INS, DES

INH NZVC SBA note: A←(A)-(B)

IMM, DIR, EXT, IND NZVC ADDD, SUBA, SUBB, SUBD, SBCA, SBCB

INH NZV=?C DAA

EXT, IND NZV DEC, INC

INH NZV DECA, DECB, INCA, INCB INH Z DEX, DEY, INX, INY, INH NZVC NEGA, NEGB EXT, IND NZVC NEG

INH ZVC FDIV fractional: (D)/(IX) IX-quotient D<-remainder

INH ZV=0C IDIV integer: (D)/(IX) IX -quotient D - remainder C MUL multiplication: D←(A) \* (B) INH

Logical: IMM, DIR, EXT, IND NZV=0 ANDA, ANDB, ORAB, ORAB, EORA, EORB

INH NZV=0C=1 COMB, COMB

EXT, IND NZV=0C=1 COM

Shift & Rotate: INH NZVC LSLA, LSLB, LSLD=ASLD, ASLA, ASLB, ASLD=LSLD, ASRA, ASRB, RORA, RORB, ROLA, ROLB

note: operation of C flag is dictated by the type of shift INH N=0ZVC LSRA, LSRB, LSRD EXT, IND N=0ZVC LSR

or rotate.

Decision Making:

| No Flag       | Carry Flag              | Zero Flag | Zero Flag Sign(N) Flag |
|---------------|-------------------------|-----------|------------------------|
| BRA           | BCC, BCS                | BEQ, BNE  | BMI, BPL               |
| JMP           |                         |           |                        |
| Overflow Flag | 2's Complement Unsigned | Unsigned  | Bit Test               |
| BVS, BVC      | BGE, BGT                | BHI, BHS  | BRCLR                  |
|               | BLE, BLT                | BLO. BLS  | BRSET                  |

B\*\* instructions use REL, BRCLR & BRSET use DIR or IND, JMP uses EXT or IND None affect any flags.

Test / Compare:

IMM, DIR, EXT, IND NZV=0 BITA, BITB

IMM, DIR, EXT, IND NZVC CMPA, CMPB, CPD, CPX, CPY INH NZVC CBA note: flags set based on (A)

INH NZV=0C=0 TSTA, TSTB

EXT, IND NZV=0C=0 TST

Subroutine Linkage:

REL none BSR, DIR, EXT, IND none JSR, INH none RTS

Interrupt Handling: INH I CLI, SEI

INH I=1 SWI

INH NONE WAI

DIR, IND NZV=0 BCLR, BSET, Setting / Clearing:

INHC CLC, SEC NHVCLV, SEV INH none TPA,

INH SHINZVC TAP

Condition Code

INH Z=1 N=V=C=0 CLRA, CLRB

EXT, IND Z=1 N=V=C=0 CLR

Miscellaneous: INH None BRN, NOP, STOP

#### M6811 Timer Section

Input Captures The 6811 timer section has three input capture pins which can be used to capture an external event. The event can be programmed to be a rising edge, a falling edge or either edge. When an input event occurs the value of the free-running timer TCNT is copied into a time of capture (TIC) register.

Input capture specifics:

| Input   | Port          | Int. Vector   | Jump Table | Time of Input |
|---------|---------------|---------------|------------|---------------|
| Capture | Location      |               | LOcation   | Capture (TIC) |
| 1       | Port A, Bit 2 | \$FFEE-\$FFEF | \$00E8     | \$1010-\$1011 |
| 2       | Port A, Bit 1 | \$FFEC-\$FFED | \$00E5     | \$1012-\$1013 |
| 3       | Port A, Bit 0 | \$FFEA-\$FFEB | \$00E2     | \$1014-\$1015 |

The type of event, the input capture flag and the interrupt enable are contained in three registers

| Name  | Addr.  | B7 | B6 | <b>B</b> 5 | B4  | B3  | B2   | B1   | B0    |
|-------|--------|----|----|------------|-----|-----|------|------|-------|
| TCTL2 | \$1021 | 0  | 0  | E1B        | E1A | E2B | E2A  | E3B  | E3A   |
| TMSK1 | \$1022 |    |    |            |     |     | IC1I | IC2I | IC3,I |
| TFLG1 | \$1023 |    |    |            |     |     | IC1F | IC2F | IC3F  |

ICnI is the interrupt enable flag for input capture n and ICnF is the event flag for input capture n.

The edge sensitivity is programmed as follows:

| EnB | EnA |                        | EnB | EnA |                         |
|-----|-----|------------------------|-----|-----|-------------------------|
| 0   | 0   | Capture disabled       | 1   | . 0 | Capture on falling edge |
| 0   | 1   | Capture on rising edge | 1   | 1   | Capture on either edge  |

Output Compares The 6811 has 5 output compares (OC), but you should avoid using OC1 as it is a multi-function pin with several unique features. The program loads TOC register with a value and when TCNT reaches the specified value, the output compare event happens. The particular event is programmable and an interrupt can be generated.

Output compare specifics:

| Output  | Port          | Int. Vector   | Jump Table | Time of Output |
|---------|---------------|---------------|------------|----------------|
| Compare | Location      |               | Location   | Compare (TOC)  |
| 1       | Port A, Bit 7 | \$FFE8-\$FFE9 | \$00DF     | \$1016-\$1017  |
| 2       | Port A, Pin 6 | \$FFE6-\$FFE7 | \$00DC     | \$1018-\$1019  |
| 3       | Port A, Pin 5 | \$FFE4-\$FFE5 | \$00D9     | \$101A-\$101B  |
| 4       | Port A, Pin 4 | \$FFE2-\$FFE3 | \$00D6     | \$101C-\$101D  |
| 5       | Port A, Pin 3 | \$FFE0-\$FFE1 | \$00D3     | \$101E-\$101F  |

The type of event, the input capture flag and the interrupt enable are contained in three registers

| Name  | Addr.  | в7   | B6   | В5   | В4   | В3   | B2  | <b>B1</b> | В0  |
|-------|--------|------|------|------|------|------|-----|-----------|-----|
| TCTL1 | \$1020 | OM2  | OL2  | ОМЗ  | OL3  | OM4  | OL4 | OM5       | OL5 |
| TMSK1 | \$1022 | OC1I | OC2I | OC3I | OC4I | OC5I |     |           |     |
| TFLG1 | \$1023 | OC1F | OC2F | OC3F | OC4F | OC5F |     |           |     |

The output event is programmed as follows:

| omn | $\mathtt{OLn}$ |                                  | OMn | OLn |                |
|-----|----------------|----------------------------------|-----|-----|----------------|
| 0   | 0              | Pin is not affected (OC1 may be) | 1   | 0   | Clear OCn to 0 |
| 0   | 1              | Toggle OCn                       | 1   | 1   | Set OCn to 1   |

PORT Addresses: A \$1000; B \$1004; C \$1003; D \$1008; E \$100A

```
/*
                                                 */
/* C SC 230 Course Software
                                                 */
/* 68HC11 standard register section definitions */
/*******************************
#define IO BASE
                  0x1000
#define PORTA
                  *(unsigned char volatile *)( IO BASE + 0x00)
#define PIOC
                  *(unsigned char volatile *)(_IO_BASE + 0x02)
                  *(unsigned char volatile *)(_IO_BASE + 0x03)
#define PORTC
#define PORTB
                  *(unsigned char volatile *)(_IO_BASE + 0x04)
#define PORTCL
                  *(unsigned char volatile *)( IO BASE + 0x05)
#define DDRC
                  *(unsigned char volatile *)( IO BASE + 0x07)
#define PORTD
                  *(unsigned char volatile *)( IO BASE + 0x08)
#define DDRD
                  *(unsigned char volatile *)(_IO_BASE + 0x09)
#define PORTE
                  *(unsigned char volatile *)(_IO_BASE + 0x0A)
                  *(unsigned char volatile *)(_IO_BASE + 0x0B)
#define CFORC
#define OC1M
                  *(unsigned char volatile *)( IO BASE + 0x0C)
#define OC1D
                  *(unsigned char volatile *)( IO BASE + 0x0D)
                  *(unsigned short volatile *)( IO BASE + 0x0E)
#define TCNT
#define TIC1
                  *(unsigned short volatile *)( IO BASE + 0x10)
#define TIC2
                  *(unsigned short volatile *)(_IO_BASE + 0x12)
                  *(unsigned short volatile *)(_IO_BASE + 0x14)
#define TIC3
#define TOC1
                  *(unsigned short volatile *)( IO BASE + 0x16)
#define TOC2
                  *(unsigned short volatile *)( IO BASE + 0x18)
#define TOC3
                  *(unsigned short volatile *)( IO BASE + 0x1A)
#define TOC4
                  *(unsigned short volatile *)( IO BASE + 0x1C)
#define TOC5
                  *(unsigned short volatile *)( IO BASE + 0x1E)
                  *(unsigned char volatile *)(_IO_BASE + 0x20)
#define TCTL1
                  *(unsigned char volatile *)(_IO_BASE + 0x21)
#define TCTL2
#define TMSK1
                  *(unsigned char volatile *)(_IO_BASE + 0x22)
#define TFLG1
                  *(unsigned char volatile *)( IO BASE + 0x23)
#define TMSK2
                  *(unsigned char volatile *)( IO BASE + 0x24)
#define TFLG2
                  *(unsigned char volatile *)(_IO_BASE + 0x25)
#define PACTL
                  *(unsigned char volatile *)(_IO_BASE + 0x26)
                  *(unsigned char volatile *)(_IO_BASE + 0x27)
#define PACNT
                  *(unsigned char volatile *)(_IO_BASE + 0x28)
#define SPCR
#define SPSR
                  *(unsigned char volatile *)( IO BASE + 0x29)
#define SPDR
                  *(unsigned char volatile *)(_IO_BASE + 0x2A)
#define BAUD
                  *(unsigned char volatile *)( IO BASE + 0x2B)
                  *(unsigned char volatile *)(_IO_BASE + 0x2C)
#define SCCR1
#define SCCR2
                  *(unsigned char volatile *)(_IO_BASE + 0x2D)
#define SCSR
                  *(unsigned char volatile *)(_IO_BASE + 0x2E)
#define SCDR
                  *(unsigned char volatile *)(_IO_BASE + 0x2F)
#define ADCTL
                  *(unsigned char volatile *)(_IO_BASE + 0x30)
#define ADR1
                  *(unsigned char volatile *)( IO BASE + 0x31)
#define ADR2
                  *(unsigned char volatile *)(_IO_BASE + 0x32)
#define ADR3
                  *(unsigned char volatile *)(_IO_BASE + 0x33)
                  *(unsigned char volatile *)(_IO_BASE + 0x34)
#define ADR4
#define OPTION
                  *(unsigned char volatile *)( IO BASE + 0x39)
#define COPRST
                  *(unsigned char volatile *)( IO BASE + 0x3A)
#define PPROG
                  *(unsigned char volatile *)( IO BASE + 0x3B)
#define HPRIO
                  *(unsigned char volatile *)(_IO_BASE + 0x3C)
                  *(unsigned char volatile *)(_IO_BASE + 0x3D)
#define INIT
                  *(unsigned char volatile *)(_IO_BASE + 0x3E)
#define TEST1
#define CONFIG
                  *(unsigned char volatile *)(_IO_BASE + 0x3F)
```